



## **Control Signals**

- BUS\_A
- BUS\_B
- REGS\_Read1
- REGS\_Read2
- Extend
- Address
- ALU\_Op
- MEM\_Read
- MEM\_Write

- Inc\_PC
- Load\_PC
- Push\_PC
- Pop\_PC
- Load\_IR
- REGS\_Write
- Load\_STATUS
- Load\_MDR
- Load\_MAR
- Clear

418\_09

3

## **Branch Instruction Format**

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

|   | OP | MD | OFFSET | IR |
|---|----|----|--------|----|
| ı |    |    |        |    |

| OP   | MD | Fn   | Assy Lang |        | RTN                                              |
|------|----|------|-----------|--------|--------------------------------------------------|
|      | 00 | BRA  | BRA       | Offset | $PC \leftarrow PC + Offset$                      |
|      | 01 | BGTZ | BGTZ      | Offset | $PC \leftarrow PC + Offset (STATUS > 0)$         |
| 1111 | 10 | BSR  | BSR       | Offset | $STACK \leftarrow PC; PC \leftarrow PC + Offset$ |
|      | 11 | RTN  | RTN       |        | $PC \leftarrow STACK$                            |

418\_09

4

## **Data Instruction Format**

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

|           | Mode | REG#  | Name              | Syntax | Effective Address |
|-----------|------|-------|-------------------|--------|-------------------|
| an a      | 00   | 00-11 | Register Direct   | Rn     | EA = Rn           |
| SRC       | 01   | 00-11 | Register Indirect | (Rn)   | EA = [Rn]         |
| or<br>DST | 10   | vv    | Absolute          | Value  | EA = Value        |
| ומע       | 11*  | vv    | Immediate         | #Value | Operand = Value   |

EA = Effective Address vv = Upper 2 bits of Value \* = SRC only

418\_09

5

## **Data Instructions**

| OP  | Fn   | Assembly Language |         | Register Transfer Notation (RTN)                  |  |
|-----|------|-------------------|---------|---------------------------------------------------|--|
| 000 | MOVE | MOVE              | SRC,DST | $DST \leftarrow SRC$                              |  |
| 001 | ADD  | ADD               | SRC,DST | $DST \leftarrow SRC + DST$                        |  |
| 010 | INV  | INV               | SRC,DST | $DST \leftarrow not SRC$                          |  |
| 011 | AND  | AND               | SRC,DST | $DST \leftarrow SRC$ and $DST$                    |  |
| 100 | ROTL | ROTL              | SRC,DST | $DST \leftarrow SRC(14 \text{ dt } 0) \& SRC(15)$ |  |
|     |      |                   |         |                                                   |  |

418\_09

6